

# S1V30120 Hardware Specification

#### NOTICE

No part of this material may be reproduced or duplicated in any form or by any means without the written permission of Seiko Epson. Seiko Epson reserves the right to make changes to this material without notice. Seiko Epson does not assume any liability of any kind arising out of any inaccuracies contained in this material or due to its application or use in any product or circuit and, further, there is no representation that this material is applicable to products requiring high level reliability, such as, medical products. Moreover, no license to any intellectual property rights is granted by implication or otherwise, and there is no representation or warranty that anything made in accordance with this material will be free from any patent or copyright infringement of a third party. This material or portions thereof may contain technology or the subject relating to strategic products under the control of the Foreign Exchange and Foreign Trade Law of Japan and may require an export license from the Ministry of Economy, Trade and Industry or other approval from another government agency.

All other product names mentioned herein are trademarks and/or registered trademarks of their respective companies.

©SEIKO EPSON CORPORATION 2008, All rights reserved.



Fonix DECtalk(R) and Fonix Logo are registered trademarks of Fonix Corporation.



The ARM Powered Logo is a registered trademark of ARM Limited.

All other trademarks are the property of their respective owners.

# **Table of Contents**

| 1. Out  | line      |                                                    | 1  |
|---------|-----------|----------------------------------------------------|----|
| 2. Fea  | tures     |                                                    | 1  |
| 3. Pind | out Dia   | gram (Top View)                                    | 2  |
| 4. Pin  | Descri    | ption                                              | 3  |
| 5. Fun  | ction D   | Description                                        | 5  |
| 5.1     | Typica    | al Application System                              | 5  |
| 6. Elec | ctrical ( | Characteristics                                    | 6  |
| 6.1     | Absolu    | ute Maximum Rating                                 | 6  |
| 6.2     | Recor     | nmended Operating Conditions                       | 6  |
| 6.3     | DC C      | naracteristics                                     | 8  |
| 6.4     | AC Ch     | naracteristics                                     | 11 |
| 6.4     | l.1       | Clock Timing                                       | 11 |
| 6.4     | 1.2       | Initialization Timing                              | 12 |
| 6       | 3.4.2.1   | Power-on/Reset Timing                              | 12 |
| 6       | 6.4.2.2   | Power-off Sequence                                 | 13 |
| 6.4     | 1.3       | Clock Synchronous Serial Interface (SPI)           | 14 |
| 6.5     | Full-D    | igital Audio Amplifier                             | 15 |
| 7. Exte | ernal C   | onnection Example                                  | 16 |
| 7.1     | Conne     | ection Example: Clock Synchronous Serial Interface | 16 |
| 8. Pac  | kage D    | imensions                                          | 17 |

## 1. Outline

The S1V30120 is a Speech Synthesis IC that provides a cost effective solution for adding Text-To-Speech (TTS) and ADPCM speech processing applications to a range of portable devices. The highly integrated design reduces overall system cost and time-to-market. The S1V30120 contains all the required analogue codecs, memory, and EPSON-supplied embedded algorithms. All applications are controlled over a single serial interface (SPI) allowing control from a wide range of hosts and rapid integration into existing products.

#### 2. Features

- Text To Speech Synthesis (TTS)
  - Fonix DECtalk® v5, fully parametric speech synthesis
  - Languages: US English, Castilian Spanish, Latin American Spanish
  - Nine pre-defined voices
  - Sampling rate: 11.025kHz
- Audio reproduction (ADPCM)
  - ADPCM decoding (in Epson's original format)
  - Bit rate: 80kbps, 64kbps, 48kbps, 40kbps, 32kbps and 24kbps
  - Sampling rate: 16, 8 kHz
- Host interface
  - Synchronous serial interface (SPI interface is supported)
  - Command control
- 16-bit full-digital amplifier
  - Sampling rate (fs): 16, 11.025 and 8 kHz
  - Digital Input: 16 bits
  - Operating voltage: 3.3/1.8V
- Clock
  - 32.768KHz
- Package
  - 64-pin TQFP (10mm x 10mm) with 0.5mm-pitch pins
- Supply voltage
  - 3.3V (I/O power supply)
  - 1.8V (Core power supply)

# 3. Pinout Diagram (Top View)



Fig. 3-1 TQFP13-64 Package Pinout

# 4. Pin Description

• Symbols

I = Input pin

O = Output pin

IO = Bi-directional pin

P = Power pin

Z = High impedance

#### I/O cells

| Symbol | Function                                                                                                                          |
|--------|-----------------------------------------------------------------------------------------------------------------------------------|
| IC     | LVCMOS input                                                                                                                      |
| IH     | LVCMOS Schmitt-level input                                                                                                        |
| ICP1   | LVCMOS input with pull-up resistor (50kΩ when 3.3V (typ))                                                                         |
| ICD2   | LVCMOS input with pull-down resistor (100kΩ when 3.3V (typ))                                                                      |
| 01     | Output buffer (2mA/-2mA output current when 3.3V (typ))                                                                           |
| O3     | Output buffer (8mA/-8mA output current when 3.3V (typ))                                                                           |
| T1     | 3-state output buffer (2mA/-2mA output current when 3.3V (typ))                                                                   |
| BC1    | Bi-directional IO buffer (2mA/-2mA output current when 3.3V (typ))                                                                |
| BC1P2  | Bi-directional IO buffer with pull-up resistor (100kΩ when 3.3V (typ)) (2mA/-2mA output current when 3.3V(typ))                   |
| BC1D2  | Bi-directional IO buffer with pull-down resistor (100kΩ when 3.3V (typ)) (2mA/-2mA output current when 3.3V (typ))                |
| BC3D2  | Bi-directional IO buffer with pull-down resistor ( $100k\Omega$ when $3.3V$ (typ)) ( $8mA/-8mA$ output current when $3.3V$ (typ)) |
| LOT    | Transparent Output                                                                                                                |
| ITST1  | Test input with pull-down resistor (120kΩ when 1.8V (typ))                                                                        |

#### Clock synchronous serial interface

| Pin Name | Pin | I/O | I/O Cell<br>Type | RESET#<br>State | Power | Pin Description             |
|----------|-----|-----|------------------|-----------------|-------|-----------------------------|
| SIN      | 5   | Ю   | BC1              | Z               | HVDD  | Serial data input           |
| SCLK     | 4   | Ю   | BC1              | Z               | HVDD  | Serial clock input          |
| SFRM1    | 7   | Ю   | BC3P2            | Z               | HVDD  | Slave device select input   |
| SOUT     | 9   | Ю   | BC3P2            | Pull-up         | HVDD  | Serial data output          |
| SFRM2    | 10  | Ю   | O3               | L               | HVDD  | Master device select output |

#### **GPIO**

| Pin Name    | Pin                                   | I/O | I/O Cell<br>Type | RESET#<br>State | Power | Pin Description         |
|-------------|---------------------------------------|-----|------------------|-----------------|-------|-------------------------|
| GPIOA[11:0] | 2,1,47,48,60,59,58,<br>55,54,53,52,46 | Ю   | BC1D2            | Pull-down       | HVDD  | General-purpose IO port |

# 4. Pin Description

## Full-digital audio amplifier

| Pin Name | Pin | I/O | I/O Cell<br>Type | RESET#<br>State | Power | Pin Description                               |
|----------|-----|-----|------------------|-----------------|-------|-----------------------------------------------|
| HPO      | 26  | 0   | LOT              | L               | AVDD  | Audio output                                  |
| HPON     | 17  | 0   | 01               | L               | HVDD  | Inverted, unbuffered –digital- version of HPO |
| AUDCLK   | 22  | 0   | 01               | L               | HVDD  | Audio PWM clock                               |
| HPOP     | 21  | 0   | 01               | Н               | HVDD  | Unbuffered –digital- version of HPO           |
| SPPDN    | 31  | 0   | 01               | L               | HVDD  | Open in normal operation                      |
| SPHMT    | 30  | 0   | 01               | L               | HVDD  | Audio output in output period (Low active)    |

#### Clock/Reset

| Pin Name | Pin | I/O | I/O Cell<br>Type | RESET#<br>State | Power | Pin Description                   |
|----------|-----|-----|------------------|-----------------|-------|-----------------------------------|
| CLKI     | 36  | I   | IC               | Z               | HVDD  | Reference clock input (32.768kHz) |
| NRESET   | 62  | 1   | IH               | Z               | HVDD  | Reset input (Low active)          |

## Test

| Pin Name     | Pin              | I/O | I/O Cell<br>Type | RESET#<br>State | Power  | Pin Description                            |
|--------------|------------------|-----|------------------|-----------------|--------|--------------------------------------------|
| TSTMODE[2:0] | 44,<br>43,<br>42 | I   | IC               | Z               | HVDD   | Test pin (Set to low in normal operation)  |
| TESTEN       | 40               | I   | ITST1            | Pull-down       | LVDD   | Test pin (Set to low in normal operation)  |
| SCANEN       | 63               | I   | IBD2             | Pull-down       | HVDD   | Test pin (Set to low in normal operation)  |
| EXCKM        | 38               | I   | IC               | Z               | HVDD   | Test pin (Set to low in normal operation)  |
| NTRST        | 15               | I   | IH               | Z               | HVDD   | Test pin (Set to low in normal operation)  |
| TDI          | 14               | I   | ICP1             | Pull-up         | HVDD   | Test pin (Set to high in normal operation) |
| TMS          | 13               | I   | ICP1             | Pull-up         | HVDD   | Test pin (Set to high in normal operation) |
| TCK          | 12               | I   | ICP1             | Pull-up         | HVDD   | Test pin (Set to high in normal operation) |
| TDO          | 19               | 0   | T1               | Z               | HVDD   | Test pin (Open in normal operation)        |
| VCP          | 34               | 0   | LOT              | Z               | PLLVDD | Test pin (Open in normal operation)        |

## **Power supply**

| Pin Name | Pin                       | I/O | Pin Description                                       |
|----------|---------------------------|-----|-------------------------------------------------------|
| HVDD     | 8,18,28,37,49,56,64       | Р   | Power supply for I/O buffers (3.3V)                   |
| LVDD     | 3,11,20,24,29,39,45,50,57 | Р   | Power supply for the internal circuit (1.8V)          |
| PLLVDD   | 33                        | Р   | Power supply for PLL (1.8V)                           |
| AVDD     | 27                        | Р   | Power supply for full-digital amplifier (1.8V / 3.3V) |
| VSS      | 6,16,23,32,41,51,61       | Р   | GND (I/O, internal circuit)                           |
| PLLVSS   | 35                        | Р   | GND (PLL)                                             |
| AVSS     | 25                        | Р   | GND (Full-digital amplifier)                          |

# 5. Function Description

## 5.1 Typical Application System



Fig. 5-1 Standard Application system

Fig. 5-1 illustrates a typical application system using the S1V30120. The host processor communicates with the S1V30120 over the serial interface, using commands (message protocol) to control the embedded algorithms. For more information on commands, see "S1V30120 Message Protocol Specification."

On reset the S1V30120 runs the bootstrap loader firmware. The host must then use bootstrap loader messages to load the SRAM firmware contents and ROM firmware updates (SRAM\_VECTORS) into the S1V30120 device's SRAM and to switch to running the main mode. These SRAM VECTORS are stored in FLASH in the typical application system shown in Fig. 5-1 above.

Refer to section 4 of the S1V30120 message protocol specification for details of the bootstrap loader messages and section 5 for details of the main mode messages.

## 6. Electrical Characteristics

## 6.1 Absolute Maximum Rating

(VSS=0[V])

| Parameter                       | Symbol | Rated Value        | Unit |
|---------------------------------|--------|--------------------|------|
| Supply voltage                  | HVDD   | VSS-0.3 ~+4.0      | V    |
|                                 | LVDD   | VSS-0.3~+2.5       | V    |
|                                 | PLLVDD | VSS-0.3 ~ +2.5     | V    |
|                                 | AVDD   | VSS-0.3 ~ +4.0     | V    |
| Input voltage                   | HVI    | VSS-0.3 ~ HVDD+0.5 | V    |
|                                 | LVI    | VSS-0.3 ~ LVDD+0.5 | V    |
| Output voltage                  | HVO    | VSS-0.3 ~ HVDD+0.5 | V    |
|                                 | AVO    | VSS-0.3 ~ HVDD+0.5 | V    |
| Output current/pin (Except HPO) | IOUT   | ±10                | mA   |
| Storage temperature             | Tstg   | -65 ~ <b>+</b> 150 | °C   |

## 6.2 Recommended Operating Conditions

(VSS=0[V])

| Parameter           | Symbols | Min. | Тур. | Max. | Unit |
|---------------------|---------|------|------|------|------|
| Supply voltage      | HVDD    | 3.00 | 3.30 | 3.60 | V    |
|                     | LVDD    | 1.65 | 1.80 | 1.95 | V    |
|                     | PLLVDD  | 1.65 | 1.80 | 1.95 | V    |
|                     | AVDD    | 1.65 | 1.80 | 1.95 | V    |
|                     |         | 3.00 | 3.30 | 3.60 |      |
| Input voltage       | HVI     | VSS  | -    | HVDD | V    |
|                     | LVI     | VSS  | -    | LVDD | V    |
| Ambient temperature | Та      | -40  | 25   | 85   | °C   |

Take the following sequences for powering on or off the IC:

(When AVDD=1.8V)

Power on: LVDD/PLLVDD/AVDD => HVDD
Power off: HVDD => LVDD/PLLVDD/AVDD

(When AVDD=3.3V)

Power on: LVDD/PLLVDD => HVDD/AVDD
Power off: HVDD/AVDD => LVDD/PLLVDD

#### Notes:

Do not apply voltage only to HVDD longer than a second with LVDD, PLLVDD and AVDD turned off, or the product reliability may be harmed.

 When returning HVDD from the off-state to the on-state, the state of the internal circuit is not guaranteed due to power supply noise, etc. Therefore, be sure to initialize the circuit by NRESET after the IC power-up.

# 6.3 DC Characteristics

The DC input characteristics (based on Section 6.2 Recommended Operating Conditions)

| Parameter                   | Symbol | Condition          | Min. | Тур. | Max. | Unit |
|-----------------------------|--------|--------------------|------|------|------|------|
| Supply current              |        |                    |      |      |      |      |
| Supply current <sup>1</sup> | IDDH   | HVDD=3.3V          | -    | 0.05 | -    | mA   |
|                             | IDDL   | LVDD=1.8V          | -    | 20.0 | -    | mA   |
|                             | IDDP   | PLLVDD=1.8V        | -    | 1.5  | -    | mA   |
|                             | IDDAL  | AVDD=1.8V, no load | -    | 0.4  | -    | mA   |
|                             | IDDAH  | AVDD=3.3V, no load | -    | 1.0  | -    | mA   |
| Static current              |        |                    |      |      |      |      |
| Supply current <sup>2</sup> | IDDSH  | VIN = HVDD or VSS  | -    | 2.0  | -    | μA   |
|                             | IDDSL  | HVDD=3.6V          | -    | 5.0  | -    | μA   |
|                             | IDDSP  | LVDD=PLLVDD=1.95V  | -    | 0.2  | -    | μA   |
|                             | IDDSA  | AVDD=3.6V          | -    | 0.3  | -    | μA   |
| Input leakage               |        |                    | -    | -    | -    | -    |
| Input leakage current       |        | HVDD=3.6V          |      |      |      |      |
|                             |        | LVDD=1.95V         |      |      |      |      |
|                             |        | PLLVDD=1.95V       |      |      |      |      |
|                             | IL     | AVDD=3.6V          | -5   | -    | 5    | μA   |
|                             |        | HVIH=HVDD          |      |      |      |      |
|                             |        | LVIH=LVDD          |      |      |      |      |
|                             |        | VIL=VSS            |      |      |      |      |

<sup>1:</sup> Approximate current values during the Text to Speech Synthesis under the recommended operating conditions (Ta=25°C)

<sup>2:</sup> Static current under the recommended operating conditions (Ta=25°C)

The DC input characteristics (based on Section 6.2, Recommended Operating Conditions) (Continued)

|     | Parameter                             | Symbol   | Condition                                                                                        | Min. | Тур. | Max. | Unit |  |
|-----|---------------------------------------|----------|--------------------------------------------------------------------------------------------------|------|------|------|------|--|
|     | out characteristic<br>/CMOS)          |          | Pin names: SIN, SCLK, SFRM1, SOUT, GPIOA[11:0], CLKI, TSTMODE[2:0], SCANEN, EXCKM, TDI, TMS, TCK |      |      |      |      |  |
|     | H-level input voltage                 | HVIH     | HVDD=3.6V                                                                                        | 2.2  | -    | -    | V    |  |
|     | L-level input voltage                 | HVIL     | HVDD=3.0V                                                                                        | -    | -    | 0.8  | V    |  |
|     | out characteristic<br>/CMOS)          | Pin name | : TESTEN                                                                                         |      |      |      |      |  |
|     | H-level input voltage                 | LVIH     | LVDD=1.95V                                                                                       | 1.27 | -    | -    | V    |  |
|     | L-level input voltage                 | LVIL     | LVDD=1.65V                                                                                       | -    | -    | 0.57 | V    |  |
| cha | hmitt input<br>aracteristic<br>/CMOS) | Pin name | es: NRESET, NTRST                                                                                |      |      |      |      |  |
|     | H-level input voltage                 | VT+      | HVDD=3.6V                                                                                        | 1.4  | -    | 2.7  | V    |  |
|     | L-level input voltage                 | VT-      | HVDD=3.0V                                                                                        | 0.6  | -    | 1.8  | V    |  |
|     | Hysteresis voltage                    | ΔV       | HVDD=3.0V                                                                                        | 0.3  | -    | -    | V    |  |
| Inp | out characteristic                    | Pin name | e: TDI, TMS, TCK                                                                                 |      |      |      |      |  |
|     | Pull-up resistance                    | RPU1     | VI=VSS                                                                                           | 25   | 50   | 120  | kΩ   |  |
| Inp | out characteristic                    | Pin name | e: SFRM1,SOUT                                                                                    |      |      |      |      |  |
|     | Pull-up resistance                    | RPU2     | VI=VSS                                                                                           | 50   | 100  | 240  | kΩ   |  |
| Inp | out characteristic                    | Pin name | e: GPIOA[11:0], SCANEN                                                                           | _    | _    |      |      |  |
|     | Pull-down resistance                  | RPD1     | VI=HVDD                                                                                          | 50   | 100  | 240  | kΩ   |  |
| Inp | out characteristic                    | Pin name | e: TESTEN                                                                                        |      | •    |      | •    |  |
|     | Pull-down resistance                  | RPD2     | VI=LVDD                                                                                          | 48   | 120  | 300  | kΩ   |  |

# 6. Electrical Characteristics

|    | Parameter                 | Symbol                     | Condition                                  | Min.          | Тур.     | Max.       | Unit |
|----|---------------------------|----------------------------|--------------------------------------------|---------------|----------|------------|------|
| Οι | utput characteristic      | Pin name<br>TDO, HP        | es: SIN, SCLK, GPIOA<br>ON                 | [11:0], AUDCL | K, HPOP, | SPPDN, SP  | HMT  |
|    | H-level output voltage    | VOH1                       | HVDD=3.0V<br>IOH=-2mA                      | HVDD-0.4      | -        | -          | V    |
|    | L-level output voltage    | VOL1                       | HVDD=3.0V<br>IOL=2mA                       | -             | -        | VSS+0.4    | ٧    |
| Οι | utput characteristic      | Pin name: SOUT,SFRM1,SFRM2 |                                            |               |          |            |      |
|    | H-level output voltage    | VOH2                       | HVDD=3.0V<br>IOH=-8mA                      | HVDD-0.4      | -        | -          | V    |
|    | L-level output voltage    | VOL2                       | HVDD=3.0V<br>IOL=8mA                       | -             | -        | VSS+0.4    | V    |
| Οι | utput characteristic      |                            | es: SIN, SCLK, SFRM1<br>PON, SOUT, GPIOA[1 |               | PDN, SPH | IMT, AUDCL | Κ,   |
|    | Off-state leakage current | IOZ                        | HVDD=3.6V<br>HVOH=HVDD<br>VOL=VSS          | -5            | -        | 5          | μА   |

| Parameter                                  | Symbol                                            | Condition                              | Min. | Тур. | Max. | Unit |
|--------------------------------------------|---------------------------------------------------|----------------------------------------|------|------|------|------|
| Output characteristic                      | Pin name                                          | s: All input pins                      |      |      |      |      |
| Input pin capacitance                      | CI                                                | f=1MHz<br>HVDD=LVDD=AVDD=<br>PLLVDD=0V | -    | -    | 8    | pF   |
| Pin capacitance                            | Pin capacitance Pin names: All output pins except |                                        | )    |      |      |      |
| Output pin capacitance                     | CO1                                               | f=1MHz<br>HVDD=LVDD=AVDD=<br>PLLVDD=0V | -    | -    | 8    | pF   |
| Pin capacitance Pin names: All output pins |                                                   |                                        |      |      |      |      |
| I/O pin<br>capacitance                     | CIO                                               | f=1MHz<br>HVDD=LVDD=AVDD=<br>PLLVDD=0V | -    | -    | 8    | pF   |

# 6.4 AC Characteristics

# 6.4.1 Clock Timing





Fig. 6-1 Clock Timing

| Symbol               | Parameter                                                                                                         | Min.          | Тур.   | Max. | Unit |  |  |  |
|----------------------|-------------------------------------------------------------------------------------------------------------------|---------------|--------|------|------|--|--|--|
| fosc                 | Input clock frequency                                                                                             | -             | 32.768 | -    | kHz  |  |  |  |
| Tosc                 | Input clock period                                                                                                | -             | 1/fosc | -    | μs   |  |  |  |
| t <sub>pwh</sub>     | Input clock pulse width high                                                                                      | 5             | -      | -    | μs   |  |  |  |
| $\mathbf{t}_{pw1}$   | Input clock pulse width low                                                                                       | 5             | -      | -    | μs   |  |  |  |
| t <sub>r</sub>       | Input clock rising time (10% ->90%)                                                                               | -             | -      | 12   | μs   |  |  |  |
| $t_f$                | Input clock falling time (90%->10%)                                                                               | -             | -      | 12   | μs   |  |  |  |
| t <sub>CJper</sub>   | Input clock period jitter (*2, 4)                                                                                 | -10           | -      | 10   | ns   |  |  |  |
| t <sub>CJcycle</sub> | Input clock cycle jitter (*1, 3, 4) -10 - 10 ns                                                                   |               |        |      |      |  |  |  |
| *1                   | t <sub>CJcycle</sub> = t <sub>cycle1</sub> - t <sub>cycle2</sub>                                                  |               |        |      |      |  |  |  |
| *2                   | The input clock period jitter is the displacement relative to the center period (reciprocal of center frequency). |               |        |      |      |  |  |  |
| *3                   | The input clock cycle jitter is difference in period between adjacent cycles.                                     |               |        |      |      |  |  |  |
| *4                   | The jitter characteristics must meet both t <sub>Cjper</sub> and t <sub>Cjcycle</sub> cha                         | racteristics. |        | •    |      |  |  |  |

# 6.4.2 Initialization Timing

## 6.4.2.1 Power-on/Reset Timing



Fig. 6-2 Power-on/Reset Timing

| Symbol         | Parameter                                                                                | Min. | Max. | Unit                |
|----------------|------------------------------------------------------------------------------------------|------|------|---------------------|
| t <sub>1</sub> | Delay from the LVDD and PLLVDD (AVDD) power-on to HVDD (AVDD) power-on*1                 | 10   | -    | μs                  |
| t <sub>2</sub> | Minimum delay from the HVDD power-on to theCLK1 rising edge before NRESET release        | 100  | -    | μs                  |
| t <sub>3</sub> | The minimum RESET assertion on system power up                                           | 2    | -    | T <sub>OSC</sub> *2 |
| t <sub>4</sub> | NRESET synchronization time (Number of clock cycles before NRESET is applied internally) | 2    | -    | Tosc*2              |
| *1             | See Section 6.2 Recommended Operating Conditions.                                        |      |      |                     |
| *2             | T <sub>OSC</sub> is the CLKI clock period.                                               |      |      |                     |

#### 6.4.2.2 Power-off Sequence



Fig. 6-3 Power-off Sequence

| Symbol         | Parameter                                                                | Min. | Max. | Unit |
|----------------|--------------------------------------------------------------------------|------|------|------|
| t <sub>1</sub> | Delay from HVDD (AVDD) power-off to LVDD and PLLVDD (AVDD) power-off *1. | -    | 500  | μs   |
| *1             | See Section 6.2, Recommended Operating Conditions.                       |      |      |      |



# 6.4.3 Clock Synchronous Serial Interface (SPI)

Fig. 6-4 Clock Synchronous Serial Interface

| Symbol         | Parameter                                           | Min. | Max. | Unit |
|----------------|-----------------------------------------------------|------|------|------|
| t <sub>1</sub> | SFRM1 falling time to SCLK falling time             | 200  | -    | ns   |
| t <sub>2</sub> | SCLK cycle time                                     | 1.0  | -    | μs   |
| t <sub>3</sub> | SCLK rising time to SFRM1 rising time               | 200  | -    | ns   |
| t <sub>5</sub> | SIN setup time                                      | 10   | -    | ns   |
| $t_6$          | SIN hold time                                       | 200  | -    | ns   |
| t <sub>7</sub> | SCLK falling time to SOUT going active              | -    | 200  | ns   |
| t <sub>8</sub> | SCLK falling time to SOUT going active with SFRM1=L | -    | 200  | ns   |
| t <sub>9</sub> | SFRM1 rising time to SOUT going Low                 | -    | 250  | ns   |

## 6.5 Full-Digital Audio Amplifier

The electrical characteristics of the full-digital audio amplifier are as follows unless otherwise noted:

- Ta = 25°C
- HVDD = 3.3V, LVDD = 1.8V, PLLVDD = 1.8V
- Input signal frequency = 1kHz
- Input signal level = 0dBFS
- fs = 32kHz
- Test frequency range= 20Hz ~16kHz
- Load impedance =  $16\Omega$
- Connection to the 2<sup>nd</sup> low-pass filter to the output (HPO)

#### When AVDD = 1.8V

| Parameter                 | Symbol | Condition                      | Min. | Тур. | Max. | Unit |
|---------------------------|--------|--------------------------------|------|------|------|------|
| Load impedance            | $R_L$  |                                | 16   | -    | -    | Ω    |
| Output power              | Po     |                                | 2    | 3    | -    | mW   |
| Total harmonic distortion | THD+N  | Input signal level<br>= -6dBFS | -    | 0.13 | 0.25 | %    |
| Signal noise ratio        | SNR    |                                | 73   | 76   | -    | dB   |

#### When AVDD = 3.3V

| Parameter                 | Symbol         | Condition                      | Min. | Тур. | Max. | Unit |
|---------------------------|----------------|--------------------------------|------|------|------|------|
| Load impedance            | R <sub>L</sub> |                                | 16   | -    | -    | Ω    |
| Output power              | Po             |                                | 8    | 11   | -    | mW   |
| Total harmonic distortion | THD+N          | Input signal level<br>= -6dBFS | -    | 0.1  | 0.15 | %    |
| Signal noise ratio        | SNR            |                                | 79   | 82   | -    | dB   |

 Full Digital Amplifier characteristic may be deteriorated by AVDD Voltage fluctuation. Use stable power supplies for AVDD.

# 7. External Connection Example

# 7.1 Connection Example: Clock Synchronous Serial Interface



Fig. 7-1 Clock Synchronous Serial Interface Connection Example

Note:

When SFRM1 is Low, SOUT goes active. When SFRM1 is High, SOUT goes Low.

# 8. Package Dimensions



Fig. 8-1 S1V30120F00A\*\*\* Dimensions

# **EPSON**

#### **AMERICA**

# EPSON ELECTRONICS AMERICA, INC. HEADQUARTERS

2580 Orchard Parkway San Jose, CA 95131,USA

Phone: +1-800-228-3964 FAX: +1-408-922-0238

#### **SALES OFFICES**

#### Northeast

301 Edgewater Place, Suite 210 Wakefield, MA 01880, U.S.A.

Phone: +1-800-922-7667 FAX: +1-781-246-5443

#### **EUROPE**

# EPSON EUROPE ELECTRONICS GmbH HEADQUARTERS

Riesstrasse 15 Muenchen Bayern, 80992 GERMANY Phone: +49-89-14005-0 FAX: +49-89-14005-110

#### **ASIA**

#### **EPSON (CHINA) CO., LTD.**

7F, Jinbao Bldg.,No.89 Jinbao St.,Dongcheng District, Beijing 100005, China

Phone: +86-10-6410-6655 FAX: +86-10-6410-7320

#### SHANGHAI BRANCH

7F, Block B, Hi-Tech Bldg., 900, Yishan Road,

Shanghai 200233, CHINA

#### **EPSON HONG KONG LTD.**

20/F., Harbour Centre, 25 Harbour Road

Wanchai, Hong Kong

Phone: +852-2585-4600 FAX: +852-2827-4346

Telex: 65542 EPSCO HX

# EPSON (CHINA) CO., LTD. SHENZHEN BRANCH

12/F, Dawning Mansion, Keji South 12th Road,

Hi- Tech Park, Shenzhen

Phone: +86-755-2699-3828 FAX: +86-755-2699-3838

#### **EPSON TAIWAN TECHNOLOGY & TRADING LTD.**

14F, No. 7, Song Ren Road,

Taipei 110

#### **EPSON SINGAPORE PTE., LTD.**

1 HarbourFront Place,

#03-02 HarbourFront Tower One, Singapore 098633 Phone: +65-6586-5500 FAX: +65-6271-3182

# SEIKO EPSON CORPORATION KOREA OFFICE

50F, KLI 63 Bldg., 60 Yoido-dong

Youngdeungpo-Ku, Seoul, 150-763, KOREA Phone: +82-2-784-6027 FAX: +82-2-767-3677

#### **GUMI OFFICE**

2F, Grand B/D, 457-4 Songjeong-dong,

Gumi-City, KOREA

# SEIKO EPSON CORPORATION SEMICONDUCTOR OPERATIONS DIVISION

#### IC Sales Dept.

#### **IC International Sales Group**

421-8, Hino, Hino-shi, Tokyo 191-8501, JAPAN Phone: +81-42-587-5814 FAX: +81-42-587-5117